# AN8038, AN8038S

AC-DC switching power supply control IC with RCC local resonance circuit for improved conformance with energy conservation laws

## Overview

The AN8038 and AN8038S are self-excited AC-DC switching power supply control IC that adopt RCC local resonance control. These ICs are designed to achieve high efficiency over a wide range of loads (light loads at the standby mode to heavy loads) for improved conformance with energy conservation laws, and support input levels used worldwide. They are particularly appropriate for use in AV and OA equipments.

## Features

• Supports improved conformance with energy conservation laws by providing two operating modes.

With external resistors, it is possible to set the operating point at which the modes change over according to the load power, as shown below.

- 1.Continuous (RCC) mode High efficiency achieved with local resonance operation (zero cross detection).
- 2.Discontinuous mode (standby) mode Reduced switching loss and standby power due to reduced frequency
- Input voltage correction function. This function corrects the maximum on-period in a manner inversely proportional to the input voltage.
- Built-in overvoltage protection function (detects at  $V_{CC}$  pin)
- Pulse-by-pulse overcurrent protection function (single detection per one cycle)
- Packages: 8-pin DIP ··· AN8038
  - 8-pin SOP ··· AN8038S

## Applications

- Facsimiles and other OA equipment
- Printers and other personal computer peripheral equipment
- AV equipment



## Block Diagram



## Pin Descriptions

| Pin No. | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                                                                |
|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | TR               | Transformer reset. When a transformer reset is detected, i.e., a low level is input to this pin, the IC output goes high.<br>However, the transformer reset signal is ignored during the minimum off-period determined by the CF pin. The maximum on-period is also corrected according to the current flowing out of this pin.                                                                                            |
| 2       | RSTB             | Adjusts the light-load detection level that determines the when the IC switches from RCC to discontinuous operation. When the voltage $(V_{FB})$ which is I-V conversion of current feedback signal from IFB pin goes up higher than this pin, minimum off-period current at CF pin decreases, and operating frequency decreases.<br>The detection level can be adjusted arbitrarily using an external pull-down resistor. |
| 3       | CF               | Connection for the capacitor that determines the on and off periods for the IC output (Out).                                                                                                                                                                                                                                                                                                                               |
| 4       | IFB              | Input for the current feedback signal from the power supply output photocoupler                                                                                                                                                                                                                                                                                                                                            |
| 5       | CLM              | Input of the pulse-by-pulse overcurrent protection circuit. Normally, it will be necessary to add an external filter for this input.                                                                                                                                                                                                                                                                                       |
| 6       | GND              | Ground                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7       | V <sub>OUT</sub> | Output to drive a power MOSFET directly                                                                                                                                                                                                                                                                                                                                                                                    |
| 8       | V <sub>CC</sub>  | Power supply. This pin watches $V_{CC}$ , and has operating threshold voltages for the start, stop, OVP, and OVP reset levels.                                                                                                                                                                                                                                                                                             |

## Absolute Maximum Ratings

| Parameter                    |        | Symbol                                      | Rating      | Unit |
|------------------------------|--------|---------------------------------------------|-------------|------|
| Supply voltage               |        | V <sub>CC</sub>                             | 28          | V    |
| Peak output current          |        | I <sub>OP</sub>                             | -1, +2      | А    |
| Power dissipation            | AN8038 | $P_{\rm D} (T_{\rm a} = 25^{\circ}{\rm C})$ | 500         | mW   |
| (Independent IC              |        | $P_{\rm D} (T_{\rm a} = 85^{\circ}{\rm C})$ | 260         |      |
| without a heat sink) AN8038S |        | $P_{\rm D} (T_{\rm a} = 25^{\circ}{\rm C})$ | 306 *1      |      |
|                              |        | $P_{\rm D} (T_{\rm a} = 85^{\circ}{\rm C})$ | 122 *2      |      |
| Operating temperatur         | re     | T <sub>opr</sub>                            | -30 to +85  | °C   |
| Storage temperature          |        | T <sub>stg</sub>                            | -55 to +150 | °C   |

Note) \*1: When mounted on a printed circuit board: 477 mW

\*2: When mounted on a printed circuit board: 191 mW

## Recommended Operating Range

| Parameter      | Symbol          | Range                                              | Unit |
|----------------|-----------------|----------------------------------------------------|------|
| Supply voltage | V <sub>CC</sub> | From the stop voltage to the OVP operating voltage | V    |

## Electrical Characteristics at $V_{CC} = 18 \text{ V}, \text{ T}_a = 25^{\circ}\text{C}$

| Parameter                                                         | Symbol                | Conditions                                                      | Min    | Тур    | Max  | Unit |
|-------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------|--------|--------|------|------|
| Low voltage protection (U.V.L.O.) initial startup supply voltage. | Start V <sub>CC</sub> |                                                                 | 12.9   | 14.4   | 15.9 | V    |
| Low voltage protection (U.V.L.O.) operation stop supply voltage   | Stop V <sub>CC</sub>  |                                                                 | 8.0    | 8.9    | 9.8  | V    |
| Overvoltage protection (OVP)<br>operating supply voltage          | OVP V <sub>CC</sub>   |                                                                 | 18.7   | 20.5   | 22.3 | V    |
| Overvoltage protection (OVP)<br>release supply voltage            | OVPC V <sub>CC</sub>  |                                                                 | 6.6    | 7.5    | 8.4  | V    |
| Overvoltage protection (OVP) operating time circuit current 1     | OVP I <sub>CC1</sub>  | $V_{CC} = 22 \text{ V} \rightarrow 10 \text{ V}$                | 0.4    | 0.53   | 0.66 | mA   |
| Overvoltage protection (OVP) operating time circuit current 2     | OVP I <sub>CC2</sub>  | $V_{CC} = 22 \text{ V} \rightarrow 18 \text{ V}$                | 1.3    | 1.7    | 2.1  | mA   |
| Transformer reset detection (TR) threshold voltage                | TR V <sub>TH</sub>    |                                                                 | 0.15   | 0.25   | 0.35 | V    |
| Transformer reset detection (TR)<br>upper limit clamp voltage     | TR V <sub>CLH</sub>   | $I_{TR} = 1 \text{ mA}$                                         | 1.2    | 1.5    | 1.8  | V    |
| Transformer reset detection (TR)<br>lower limit clamp voltage     | TR V <sub>CLL</sub>   | $I_{TR} = -1 \text{ mA}$                                        | - 0.3  | - 0.15 | 0    | V    |
| Transformer reset detection (TR)<br>pin source current            | TR I <sub>TR</sub>    | V <sub>TR</sub> = 0.5 V                                         | -5     | 0      |      | μΑ   |
| Overcurrent protection (CLM)<br>threshold voltage                 | CLM V <sub>TH</sub>   |                                                                 | -225   | -205   | -185 | mV   |
| Oscillator (CF) maximum<br>on-period current gain                 | CF GI <sub>ON</sub>   | I <sub>FB</sub> = Open                                          | 0.8    | 1.0    | 1.2  |      |
| Oscillator (CF) maximum<br>on-period current                      | CF I <sub>ON</sub>    | $I_{TR} = 0 \text{ mA}$                                         | 210    | 280    | 350  | μΑ   |
| Oscillator (CF) minimum<br>off-period current 1                   | CF I <sub>OFF1</sub>  | $I_{IFB} = -0.7 \text{ mA}$                                     | -1 560 | -1 250 | -940 | μΑ   |
| Oscillator (CF) minimum<br>off-period current 2                   | CF I <sub>OFF2</sub>  | $I_{IFB} = -1.3 \text{ mA}$                                     | -70    | -55    | -40  | μΑ   |
| Output oscillator frequency                                       | f <sub>OSC</sub>      | $CF = 1\ 000\ pF,\ I_{TR} = -450\ \mu A$ $I_{IFB} = -\ 0.5\ mA$ | 105    | 140    | 175  | kHz  |
| Standby pin (RSTB) voltage                                        | V <sub>RSTB</sub>     |                                                                 | 3.2    | 3.5    | 3.8  | V    |
| Standby operation (RSTB)<br>threshold voltage                     | RSTB V <sub>TH</sub>  |                                                                 | 0.3    | 0.5    | 0.7  | V    |
| Current feedback pin (IFB) voltage                                | V <sub>IFB</sub>      | $I_{IFB} = -0.7 \text{ mA}$                                     | 5      | 5.6    | 6.2  | V    |
| Pre-startup low-level output voltage                              | STB V <sub>OL</sub>   | $V_{CC} = 12 V$                                                 | —      | 1.0    | 1.25 | V    |
| Low-level output voltage                                          | V <sub>OL</sub>       | $I_{OUT} = 0.2 \text{ A}$                                       | _      | 0.9    | 2.0  | V    |
| High-level output voltage                                         | V <sub>OH</sub>       | $I_{OUT} = -0.1 \text{ A}$                                      | 15.5   | 16.3   |      | V    |
| Circuit current during startup 1                                  | I <sub>START1</sub>   |                                                                 | 120    | 190    | 280  | μA   |
| Circuit current 1                                                 | OPR1 I <sub>CC1</sub> | V <sub>CC</sub> = 10 V                                          | 6.1    | 8.7    | 11.3 | mA   |
| Circuit current 2                                                 | OPR2 I <sub>CC2</sub> | V <sub>CC</sub> = 18 V                                          | 6.4    | 9.1    | 11.8 | mA   |

## $\blacksquare$ Electrical Characteristics at V<sub>CC</sub> = 18 V, T<sub>a</sub> = 25°C (continued)

## Design Reference Data

Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed.

| Parameter                                                                 | Symbol                 | Conditions                                                                                        | Min | Тур | Max | Unit |
|---------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Low-voltage protection (U.V.L.O.)<br>start/stop supply voltage difference | $\Delta V_{CC}$        |                                                                                                   | _   | 5.4 | _   | V    |
| Transformer reset (TR) detection threshold hysteresis width               | $TR  \Delta V_{TH}$    |                                                                                                   | _   | 0.1 |     | V    |
| Oscillator (CF) upper limit voltage                                       | V <sub>CLH</sub>       | $I_{IFB} = -0.5 \text{ mA}, C_F = 1\ 000 \text{ pF}$                                              | _   | 4.2 |     | V    |
| Oscillator (CF) lower limit voltage 1                                     | V <sub>CFL1</sub>      | $I_{IFB} = -0.5 \text{ mA}, C_F = 1\ 000 \text{ pF}$                                              | —   | 1.0 |     | v    |
| Oscillator (CF) lower limit voltage 2                                     | V <sub>CFL2</sub>      | $I_{IFB} = -0.2 \text{ mA}, C_F = 1\ 000 \text{ pF}$                                              | —   | 0.1 |     | V    |
| Maximum on-period                                                         | t <sub>ON(max)</sub>   | $I_{\rm IFB} = - \ 0.2 \text{ mA}, \ C_{\rm F} = 1 \ 000 \text{ pF}$ $V_{\rm TR} = 0.1 \text{ V}$ | _   | 12  |     | μs   |
| Minimum off-period 1                                                      | t <sub>OFF(min)1</sub> | $I_{\rm IFB} = - \ 0.2 \text{ mA}, \ C_{\rm F} = 1 \ 000 \text{ pF}$ $V_{\rm TR} = 0.1 \text{ V}$ | —   | 2.6 |     | μs   |
| Minimum off-period 2                                                      | t <sub>OFF(min)2</sub> | $I_{IFB} = -1.3 \text{ mA}, C_F = 1\ 000 \text{ pF}$ $I_{TR} = -450 \mu\text{A}$                  | —   | 67  |     | μs   |
| Light-load oscillator frequency                                           | f <sub>OSC2</sub>      | $I_{IFB} = -1.3 \text{ mA}, C_F = 1\ 000 \text{ pF}$<br>$I_{TR} = -450 \mu\text{A}$               |     | 15  |     | kHz  |
| Output rise time                                                          | t <sub>r</sub>         | 10% to 90%, $I_{OUT} = 0 \text{ mA}$                                                              | —   | 40  |     | ns   |
| Output fall time                                                          | t <sub>f</sub>         | 10% to 90%, $I_{OUT} = 0 \text{ mA}$                                                              | _   | 20  |     | ns   |
| TR output response time                                                   | t <sub>TR</sub>        |                                                                                                   | —   | 400 |     | ns   |
| CLM output response time                                                  | t <sub>CLM</sub>       |                                                                                                   | —   | 100 |     | ns   |
| Circuit current during startup 2                                          | I <sub>START2</sub>    | $T_a = -30^{\circ}C \text{ to } +85^{\circ}C$                                                     | 100 | 190 | 300 | μA   |

## Terminal Equivalent Circuits

| Pin No. | Equivalent Circuit                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                  | I/O |
|---------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1       | V <sub>REF</sub><br>7 V<br>TR<br>1<br>High-side<br>clamp<br>Low-side<br>clamp | TR:<br>Transformer reset detection input.<br>When a transformer reset is detected, i.e., a low<br>level is input to this pin, the IC output goes high.<br>However, the transformer reset signal is ignored<br>if the signal is shorter than the minimum off-<br>period determined by the $C_F$ pin. Also note that<br>the maximum on-period is corrected according<br>to the source current. | Ι   |

## Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent Circuit                                                        | Description                                                                                                                                                                                                                                                                                                                                                                | I/O |
|---------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 2       | $V_{REF}$ $17.5 k\Omega$ $RSTB$ $2$ $17.5 k\Omega$                        | RSTB:<br>Adjusts the light-load detection level that deter-<br>mines the time when the IC switches from RCC<br>to discontinuous operation. When the voltage<br>which is I-V conversion of current feedback sig-<br>nal goes up higher than this pin, operating fre-<br>quency is reduced.<br>An arbitrary level can be set by inserting an<br>external pull-down resistor. |     |
| 3       | $V_{REF}$                                                                 | CF:<br>Connection for the capacitor that determines the<br>on- and off-periods of the IC output (Out).<br>The on- and off-periods are corrected by $I_{ON}$<br>which is proportional to the flowing out cur-<br>rent at the TR pin, and $I_{OFF}$ which corresponds<br>to the current at IFB pin.                                                                          |     |
| 4       | $V_{REF} \xrightarrow{\times 1} \xrightarrow{\times 5} V_{FB}  1 k\Omega$ | IFB:<br>Connection for the photocoupler used for the<br>power supply output error-voltage feedback.<br>This input can decrease the photocoupler dark<br>current by about 250 μA.                                                                                                                                                                                           | Ι   |
| 5       | V <sub>REF</sub>                                                          | CLM:<br>Input to the pulse-by-pulse overcurrent protec-<br>tion circuit. Normally, we recommend adding<br>an external filter for this input.                                                                                                                                                                                                                               | Ι   |
| 6       | GND<br>6                                                                  | GND:<br>IC ground.                                                                                                                                                                                                                                                                                                                                                         |     |

## Terminal Equivalent Circuits (continued)

| Pin No. | Equivalent Circuit | Description                                                                                                                                                                                                                                    | I/O |
|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 7       | V <sub>CC</sub>    | V <sub>OUT</sub> :<br>Output used to directly drive a power MOSFET.<br>A totem pole structure is adopted in this output<br>circuit.<br>The absolute maximum ratings for the output<br>current are:<br>Peak: +2 A, -1 A<br>DC: +200 mA, -100 mA | Ι   |
| 8       |                    | V <sub>CC</sub> :<br>Power supply.<br>This pin monitors supply voltage and has the<br>threshold for the start, stop, OVP, and OVP<br>reset levels.                                                                                             |     |

## Usage Notes

The circuit current during startup is set to a low level to minimize power loss due to the startup resistor. However,  $V_{CC}$  ripple caused by the power transistor switching on and off may result in incorrect operation of the U.V.L.O. circuit and failure to start.

The figure shows the allowable range for  $V_{CC}$  ripple. Insert a capacitor near the IC's  $V_{CC}$  and GND pins to reduce  $V_{CC}$  ripple so that it remains within the allowable range.



## Application Notes

## [1] Timing charts

• Circuit diagram



#### • Normal control waveforms



- [1] Timing charts (continued)
  - During pulse-by-pulse overcurrent operation



## [2] Operation descriptions

- 1. Start/stop circuit block
  - Startup mechanism

After the AC voltage is applied and the supply voltage due to the current in the startup resistor reaches the startup voltage and the IC begins to operate, drive of the power MOSFET begins. This causes a bias in the transformer, and the supply voltage is provided to the IC from the bias winding. (This is point a in figure 1.) During the period between the point when the startup voltage is reached, and the point when the bias winding can generate a voltage enough to supply the IC, the IC supply voltage is provided by the capacitor (C8) connected to  $V_{CC}$ . Since the supply voltage falls during this period (area b in figure 1), if the supply voltage falls below the IC stopvoltage before an adequate supply voltage can be provided by the bias winding, it will not be possible to start the power supply. (This is the state at point c in figure 1.)



Functions

This IC includes a function that monitors the  $V_{CC}$  voltage. It starts IC operation when  $V_{CC}$  reaches the startup voltage (14.4 V typical), and stops operation when the voltage falls below the stop voltage (8.9 V typical). Since a large voltage difference (5.5 V typical) is taken between the start and stop voltages, it is easy to select values for the start resistor and the capacitor connected to  $V_{CC}$ .

Since high voltages are applied across the startup resistor, measures must be taken to minimize the current that flows in this resistor. (To use a smaller startup resistor.) To achieve this, the circuit current at startup is set to as small as 190  $\mu$ A (typical), and temperature variations, and also sample-to-sample variations are reduced as well. Since the bias current is reduced, the capacitor connected to V<sub>CC</sub> can be miniaturized as well.

#### 2. Oscillator circuit

The oscillator circuit determines the pulse width with which the main switch is turned on and off using the charge and discharge of the capacitor  $C_{CF}$  connected to the CF pin (pin 3). This IC implements a control scheme in which the main switch on-period is the discharge period of the CF pin waveform, and the off-period is the charge period of that waveform.

Constant-voltage control in a switching power supply using this IC is implemented during RCC (continuous) operation by holding the main switch off-period fixed and varying the on-period. This on-period is controlled by directly varying the output pulse-width of the oscillator circuit.

Additionally, the IC reduces the maximum on-period when the input voltage increases by detecting the input voltage through the flowing out current at the TR pin. (See figure 2.)

Furthermore, this IC features an added function that detects increases of the IFB feedback current, and reduces the off period, and lowers the operating frequency to reduce power loss during standby (light load) mode and to prevent being out of control.

During overcurrent protection operation, the IC performs a rapid discharge operation where the CLM pin voltage reaches the threshold voltage of -205 mV (typical).

- [2] Operation descriptions (continued)
  - 2. Oscillator circuit (continued)



Figure 2. On-period block diagram and control waveforms

- [2] Operation descriptions (continued)
  - 2. Oscillator circuit (continued)
    - Notes on switching from RCC operation to discontinuous operation

When the state changes from normal load to standby mode, the post-I-V conversion output monitor voltage  $V_{FB}$  increases along with the increase of the amount of feedback current. Then, when the IFB pin feedback current exceeds 1 mA (typical) and the VFB voltage becomes larger than the RSTB pin (pin 2) voltage, the minimum offperiod current that is from the CF pin lower limit value until the RSTB pin voltage is reached, is rapidly reduced, and the operating frequency is lowered. (See figure 3.) This allows the switching loss to be reduced to the minimum, and allows the standby mode power to be reduced.

Furthermore, the RSTB pin voltage, which is operating point for switching from RCC operation to discontinuous operation, is set by resistor-division of the internal 7 V reference voltage to a typical value of 3.5 V. This value can be adjusted by connecting an external pull-down resistor, and this can be used to suppress increases of the minimum off-period.

Note that application designs must take into account the sample-to-sample variations of  $\pm 15\%$  in the internal resistors and temperature coefficient of 2 400 ppm/°C.



Figure 3. Off-period block diagram and control waveforms

- [2] Operation descriptions (continued)
  - 2. Oscillator circuit (continued)
    - Notes on setting the oscillator frequency

This section describes the calculation of the on- and off-periods.

1) On-period: t<sub>ON</sub>

The output on-period is the discharge period when the CF pin is between the peak value of  $V_{CFH}$  = 4.2 V (typical) and  $V_{FB}$ .

The following formula can be used to calculate the on-period of the power MOSFET as a reasonable approximation. (See figure 2.)

$$t_{\rm ON} = C_{\rm CF} \times (V_{\rm CFH} - V_{\rm FB}) / I_{\rm ON}$$

 $\begin{array}{ll} \text{Here,} & V_{CFH} = 4.2 \ \text{V typ.} \\ & I_{ON} = I_{TR} + 280 \ \mu\text{A typ.} \\ & I_{TR} = (E_{IN} \times NB/NP) \ / \ (R_{TR1} + R_{TR2}) \\ & V_{FB} = 0.7 \ \text{V typ.} \\ & (\text{When } I_{IFB} \leq 250 \ \mu\text{A}) \\ & V_{FB} = 4 \ k\Omega \times (I_{IFB} - 250 \ \mu\text{A}) + 0.7 \ \text{V} \\ & (\text{When } I_{IFB} > 250 \ \mu\text{A}) \end{array}$ 

2) Off-period: t<sub>OFF</sub>

The minimum off-period is the charging period from  $V_{CFL} = 0.2 \text{ V}$  (typical) to  $V_{RSTB}$ .

The following formula can be used to calculate the minimum off-period as a reasonable approximation. (See figure 3.)

$$\begin{split} t_{OFF(min)} &= C_{CF} \times \{V_{RSTB} - V_{CFL}\} \ / \ I_{OFF} \\ I_{OFF1} &= 1250 \ \mu A \ typ. \quad (V_{FB} \ 0.7 \ V \ typ. \ to \ V_{RSTB}) \\ I_{OFF2} &= 55 \ \mu A \ typ. \qquad (V_{FB} \ V_{RSTB} \ to \ 4.2 \ V \ typ.) \end{split}$$

| t <sub>ON</sub>       | : On-period                                                        |                                 |
|-----------------------|--------------------------------------------------------------------|---------------------------------|
| t <sub>OFF(min)</sub> | : Minimum off-period                                               |                                 |
| C <sub>CF</sub>       | : Capacitance of the capacitor connected to the CF pin             | n                               |
| V <sub>CFH</sub>      | : Upper limit voltage for the CF pin.                              | $V_{CFH} = 4.2 V \text{ typ.}$  |
| V <sub>CFL</sub>      | : Lower limit voltage for the CF pin                               |                                 |
| V <sub>RSTB</sub>     | : Pin voltage that sets the light load detection level.            | $V_{RSTB} = 3.5 V \text{ typ.}$ |
|                       | This voltage can be adjusted with an external resisto              | r.                              |
| V <sub>FB</sub>       | : Value that results from IC internal conversion of fee            | dback current I <sub>IFB</sub>  |
| I <sub>ON</sub>       | : On-period (CF pin discharge) current                             |                                 |
| I <sub>OFF1</sub>     | : Off-period (CF pin charge) current when $I_{IFB} < 1 \text{ mA}$ | 4                               |
| I <sub>OFF2</sub>     | : Off-period (CF pin charge) current when $I_{IFB} > 1 \text{ mA}$ | A                               |
| I <sub>TR</sub>       | : Flowing current at TR pin                                        |                                 |
| E <sub>IN</sub>       | : Primary winding voltage                                          |                                 |
| N <sub>B</sub>        | : Number of turns in the bias winding                              |                                 |
| N <sub>P</sub>        | : Number of turns in the primary winding                           |                                 |
| $R_{TR1}/R_{TR2}$     | 2 : Resistors connected to the TR pin                              |                                 |

However, the off-period for the local resonance circuit described later, is determined by the time for the voltage fed back to TR pin (pin 1) if that time is longer than the  $t_{OFF}$  time determined by  $C_{CF}$ .

The power MOSFET is turned on and off continuously by repeating the above operations.

- [2] Operation descriptions (continued)
  - 3. Local resonance operation (power MOSFET turn on delay circuit)

The AN8038 and AN8038S transformer reset detection functions detect a low-level input to the TR pin. (This is similar to earlier Panasonic ICs, in particular the AN8026, AN8027, AN8028, and AN8029.)

Local resonance operation is possible with circuits as shown in figure 4. C7 is the resonance capacitor, and R9 and C9 form a delay circuit for adjusting the power MOSFET turn on time.

When the power MOSFET is off, the voltage that occurs in the drive winding is input to the TR pin (pin 1) through R9 and C9. The power MOSFET will be held in the off state while a high level (a level higher than the threshold voltage, which is 0.25 V typical) is input to the TR pin.

The TR pin also has a clamping capability for upper and lower limit voltages. The upper limit voltage is clamped at 1.5 V typical (sink current is -3 mA), and the lower limit voltage is clamped at about -0.15 V typical (source current: 3 mA). (See figure 5.) The power MOSFET off-period is determined by the longer period of the following two periods: the period until the TR pin input voltage becomes lower than the threshold voltage as the bias winding voltage falls after the transformer discharges its energy, and the minimum off-period t<sub>OFF(min)</sub> stipulated by the internal oscillator (see the description of the oscillator circuit). As a result, ringing in the bias winding does not be regarded as a turn on signal during the minimum off-period.



Figure 4

- [2] Operation descriptions (continued)
  - 3. Local resonance operation (power MOSFET turn on delay circuit) (continued)
    - Notes on C7 value selection

Figure 5 shows the local resonance waveform.

Select values of R9 and C9 to determine the delay time so that the power MOSFET is turned on at the 1/2 cycle point in the resonant frequency waveform. Simply stated, select values so that the power MOSFET turns on at the zero voltage point in the voltage waveform. The resonant frequency can be roughly determined using the following formula.

$$f_{SYNC} = \frac{1}{2\pi \sqrt{L \cdot C_7}} \quad (Hz)$$

- C<sub>7</sub>: Resonance capacitor L : Inductance of the transformer
  - primary winding

Accordingly, the turn on delay time  $t_{PD(ON)}$  to turn on the power MOSFET at the 1/2 cycle point in the resonant frequency waveform is given by the following formula.

 $t_{\rm PD(ON)} = \pi \sqrt{L \cdot C_7} \ (s)$ 



Figure 5. Local resonance waveform

Furthermore,  $t_{PD(ON)}$  should be set to be larger than  $t_{TR}$ , since a response time  $t_{TR}$  that is the time between transistor detection and output changeover is about 400 ns.

Note that since insertion of the resonance capacitor C7 results in increased losses, using the parasitic capacitance of the power MOSFET itself should also be considered. However, in this case the sample-to-sample variations and temperature variations should be considered.

• Notes on R9 and C9 value selection

If an excessively low value is used for R9, the current flowing into the TR pin after power supply startup will exceed the maximum rating for the IC, and incorrect operation (or even, in the worst case, destruction of the device) may occur. We recommend using a value of R9 in the range that satisfies the following conditions.

$$\frac{V_{B(-)} - \text{The TR lower limit clamp voltage } (-0.15 \text{ V typical})}{\text{R9}} \ge -3 \text{ mA}$$

 $V_{B(-)}$ : The peak voltage when the voltage is negative

$$\frac{V_{B(+)} - \text{The TR upper limit clamp voltage (1.5 V typical)}}{R9} \le 3 \text{ mA}$$

 $V_{B(+)}$ : The peak voltage when the voltage is positive

$$V_{B(+)} = \frac{N_B}{N_S} V_O$$
  $V_{B(-)} = -\frac{N_B}{N_P} E_{IN}$ 

Also, adjust  $t_{PD(ON)}$  by changing the value of C9 in consideration of the resonance capacitance and inductance of the transformer used.

- [2] Operation descriptions (continued)
  - 4. Power supply output control system (IFB: feedback)

Constant-voltage control of the power supply output is conducted by changing the on- and off-periods of the power MOSFET. On- and off-periods are controlled as follows: a feedback current responding to the output of output-voltage detection circuit formed at secondary output side is input to IFB pin through a photocoupler connected to IFB pin (pin 14), and is converted to  $V_{FB}$  voltage. (See figure 6.)

The more AC input voltage becomes higher and/or the more the load current decreases, the more the flowout current from IFB pin increases. This makes  $V_{FB}$  voltage higher and on-period shorter (at the standby, off-period becomes longer). Furthermore cancellation ability is about 250  $\mu$ A for the dark current of photocoupler.



Figure 6. Power supply output control system



Figure 7. Feedback current vs. V<sub>FB</sub> characteristics

- [2] Operation descriptions (continued)
  - 4. Power supply output control system (IFB: feedback) (continued)
    - Soft start

When a power supply is started, it starts up in an overloaded state due to the capacitor connected to the power supply output. Since the power supply output voltage is low in this state, the normal constant-voltage control would rise the power supply to its maximum duty ratio. Although the pulse-by-pulse overcurrent protection circuit (CLM) would limit the current, due to filter and other delays, it cannot decrease the pulse width to zero, and thus large currents could flow in both the main switch (the power MOSFET) and the secondary side diode. This could result in destruction of these components in the worst case. To prevent this, soft start is used to suppress surge currents at power supply startup.

Soft start is installed by inserting R3 and C4 between the IFB pin (pin 4) and the GND pin (pin 6) as shown in figure 8. When the IC supply voltage reaches the startup voltage, and the start circuit operates, an open bias (about 6.4 V) is output to the IFB pin. A charging current ( $I_{IFB}$ ) flows from the IFB pin into C4 due to this voltage. As a result, since startup begins at relatively high VFB, output control is started from short  $t_{ON}$ . Since the voltage across C4 rises according to the time constant determined by R3 and C4,  $I_{IFB}$  becomes smaller with time, and the  $t_{ON}$  time increases gradually.

Due to the above operation, the current that flows in the power MOSFET at power-on increases gradually. As a result, surge currents are suppressed.

However, this reduces the transient response of the feedback loop, so care is required in designing this circuit.



#### Figure 8

#### 5. Output block

This IC adopts a totem pole (push-pull) structure output circuit in which NPN transistors as shown in figure 9 sinks and sources current to rapidly drive the power MOSFET which is a capacitive load.

This circuit provides maximum sink and source currents of -0.1 A and +0.2 A (DC), and peak currents of -1 A and +2 A. Furthermore, this circuit has a sink capability of 1 mA (typical) even when the supply voltage has fallen under the stop voltage, and thus can turn off the power MOSFET reliably.

#### [2] Operation descriptions (continued)

5. Output block (continued)

The main requirement on the control IC in this type of power supply is the ability to provide a large peak current. That is to say, a high average current is not required in steady state operation. This is because the power MOSFET is a capacitive load, and while a large peak current is required to drive such a load rapidly, once the load has been charged or discharged a much smaller current suffices to retain that state.

This IC has a guaranteed peak current capability of -1 A and +2 A, values which were determined by considering the capacitance of the power MOSFETs that will be used.

The parasitic inductance and capacitance of the power MOSFET can cause ringing, and pull down the output pin below the ground level. If the output pin goes to a negative voltage that is larger than the voltage drop of the diode, this state can turn on the parasitic diode formed by the collector of the output NPN transistor and the substrate. Insert a Schottky barrier diode between the output and ground if this is a problem. (See figure 9.)





• Overvoltage protection circuit (OVP)

OVP stands for overvoltage protection. The overvoltage protection circuit is a self-diagnostic function that shuts down the power supply to protect the load if a voltage that is significantly and abnormally higher than the normal output voltage occurs in the power supply output, due to, for example, a malfunction in the control system or an abnormal voltage applied externally. (See figure 10.)

The overvoltage detection function monitors the  $V_{CC}$  pin voltage. Since the  $V_{CC}$  pin voltage is normally supplied from the transformer bias winding, this voltage is proportional to the secondary side output voltage. Thus the overvoltage protection circuit operates when an overvoltage occurs in the secondary side output.

- If, as a result of an abnormality in the power supply output, the voltage input to the V<sub>CC</sub> pin exceeds the threshold value (20.5 V typical), the IC internal reference voltage is shut down, and all control operation is stopped. The IC then holds this state.
- 2) The OVP circuit is released (reset) by lowering the supply voltage ( $V_{CC} < 7.5 \text{ V}$  typical). (This is the OVP release supply voltage.)





- [2] Operation descriptions (continued)
  - 5. Output block (continued)
    - Operating power supply current characteristics

When the OVP circuit operates and the power supply current drops, this can induce a rise of the supply voltage  $V_{CC}$ . In the worst case, it may exceed the IC's guaranteed breakdown voltage (28 V).

Therefore, the circuit is provided with characteristics that cause the supply current to rise in constant resistance mode when the OVP circuit operates, and thus the increases of the supply voltage.

Due to these characteristics, if the

supply voltage  $V_{CC}$  when the OVP circuit operates is stabilized at a value (note that this value depends on the value of the startup resistor) that is larger than the OVP release voltage (7.5 V typical), the OVP circuit will not be reset as long as the AC input is not cut. (See figure 11.) Note that this does not apply to an external reset.



Figure 11. OVP operating circuit current

• Overcurrent protection circuit (pulse-by-pulse overcurrent protection)

This circuit uses the fact that overcurrents in the power supply output are proportional to the current flowing in the primary side main switch (power MOSFET). This circuit limits overcurrents in the power supply output by constraining the upper limit of the pulse current flowing in the main switch, and thus protects components sensitive to excessive current.

The current flowing in the main switch is detected by connecting a resistor between the power MOSFET source and ground and monitoring the voltage that appears across that resistor. When the power MOSFET is turned on and the CLM (current limit) threshold voltage is detected, the output is turned off. This controls the circuit so that a current in excess of that limit cannot flow by turning off the power MOSFET. The CLM threshold voltage is about -205 mV with respect to ground at  $T_a = 25^{\circ}$ C. While this control operation is repeated every cycle, once an overcurrent is detected, the off state is held for the remainder of that cycle, and the circuit is not turned on until the next period. This type of overcurrent detection is called "pulse-by-pulse overcurrent detection."

R6 and C6 in figure 12 form a filter circuit that rejects noise generated due to the incidental equivalent parasitic capacitance when the power MOSFET is on.

For the grounding point, we recommend that the power MOSFET source pin and the IC GND pin be connected over as short a distance as possible.



• Notes on the detection level precision

This overcurrent detection level is reflected on the operating current level of the power supply overcurrent protection function. Therefore, if this detection level varies with sample-to-sample variations or with temperature, the operating current level of the overcurrent protection function of the power supply itself will vary. Since variations in this level imply a need for increased ruggedness in parts used, or even the destruction of circuit components, we have increased the precision of this IC as much as possible.

- [2] Operation descriptions (continued)
  - 5. Output block (continued)
    - Overcurrent protection circuit (input voltage correction function)

As an extended application, this section presents a circuit design that applies a correction so that the overcurrent protection operating point is held fixed with respect to variations in the input voltage. This circuit uses the proportional relationship between the input voltage and the inverted voltage of the bias winding, and superposes inverted voltage of the bias winding on the overcurrent protection operating voltage. (See figures 13 and 14.)



#### [2] Operation descriptions (continued)

6. Notes on feedback control

If the IC output pin (pin 7) falls to a negative voltage lower than that of the GND pin, the startup operation may fail or the output oscillation may become unstable.

ICs in general, not just this IC, do not respond well when negative voltages lower than the ground level are applied to their pins. (Except for special applications.) This is because parasitic device operations may be induced when negative voltages are applied due to the structure of ICs themselves.

In the case mentioned above, when the IC output  $(V_{OUT})$  is turned off, the power MOSFET drain-tosource voltage,  $V_{DS}$ , jumps from a low voltage to a high voltage. The voltage chattering that occurs at this time is superposed on  $V_{OUT}$  through the parasitic capacitance  $C_{GD}$  between the power MOSFET gate and drain, and generates a negative voltage with respect to the pin. No problems occur if the peak voltage, VEX, of this negative voltage does not exceed the parasitic device conduction voltage (about – 0.7 V).

However, the amplitude of the chattering is larger for higher input voltages and for larger leakage inductance in the transformer used. Also, the influence of this phenomenon becomes more noticeable for the larger  $C_{GD}$  of the power MOSFET used, and the  $V_{EX}$  peak value also increases. If the parasitic device conduction voltage is exceeded, then, in this IC, the parts of the circuit around the feedback circuit (FB) (in particular, the FB discharge circuit) are influenced. This can cause momentary drops in the IFB pin voltage (the control voltage), and as a result increase the FB current ( $I_{IFB}$ ) and thus does not allow the drive pulse on-period  $t_{ON}$  to be increased. It may also prevent stabilization of the circuit. These are symptoms of the case described here. (See figures 15 and 16.)

#### [Countermeasures]

If an application exhibits the symptoms of the case described above, or similar symptoms, first insert a Schottky diode between  $V_{OUT}$  and GND. It is not

Rectified AC G G G  $V_{DS}$   $V_{OUT}$   $V_{DS}$   $V_{OUT}$   $V_{EX}$   $V_{EX}$  Control  $V_{EX}$  COND CONDCOND



possible to completely remove the mechanism described above from a power supply system. It is also not possible to prevent levels from being pulled down to negative voltages in the control IC itself. Therefore, the most important point in designing countermeasures is to prevent such negative voltages from reaching the parasitic device conduction voltage.

Note) If a Schottky diode is added to the circuit and the condition improves initially but the symptoms reappear when the input voltage or other parameter is increased, try replacing the Schottky diode with one that has a larger forward current (both peak and average values). The current capability of the Schottky diode is sometime insufficient. Reference: Panasonic Schottky Diode

| Part No.           | Reverse voltage | Forward current (average) | Forward current (peak) |
|--------------------|-----------------|---------------------------|------------------------|
| MA2C700A (MA700A*) | 30 V            | 30 mA                     | 150 mA                 |
| MA2C723 (MA723*)   | 30 V            | 200 mA                    | 300 mA                 |
| MA2C719 (MA719*)   | 40 V            | 500 mA                    | 1 A                    |

Note) \*: Former part number

## Application Circuit Examples

Application circuit example 1



• Application circuit example 2

